58
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
28-87. Transmit Channel
n
DMA Head Descriptor Pointer Register (TX
n
HDP)
........................................
28-88. Receive Channel
n
DMA Head Descriptor Pointer Register (RX
n
HDP)
.........................................
28-89. Transmit Channel
n
Completion Pointer Register (TX
n
CP)
.......................................................
28-90. Receive Channel
n
Completion Pointer Register (RX
n
CP)
........................................................
28-91. Statistics Register
.......................................................................................................
29-1.
OHCI Revision Number Register (HCREVISION) [address = FCF78B00h]
.....................................
29-2.
HC Operating Mode Register (HCCONTROL) [address = FCF78B04h]
........................................
29-3.
HC Command and Status Register (HCCOMMANDSTATUS) [address = FCF78B08h]
......................
29-4.
HC Interrupt Status Register (HCINTERRUPTSTATUS) [address = FCF78B0Ch]
............................
29-5.
HC Interrupt Enable Register (HCINTERRUPTENABLE) [address = FCF78B10h]
............................
29-6.
HC Interrupt Disable Register (HCINTERRUPTDISABLE) [address = FCF78B14h]
..........................
29-7.
HC HCCA Address Register (HCHCCA) [address = FCF78B18h]
...............................................
29-8.
HC Current Periodic Register (HCPERIODCURRENTED) [address = FCF78B1Ch]
..........................
29-9.
HC Head Control Register (HCCONTROLHEADED) [address = FCF78B20h]
.................................
29-10. HC Current Control Register (HCCONTROLCURRENTED) [address = FCF78B24h]
........................
29-11. HC Head Bulk Register (HCBULKHEADED) [address = FCF78B28h]
..........................................
29-12. HC Current Bulk Register (HCBULKCURRENTED) [address = FCF78B2Ch]
..................................
29-13. HC Head Done Register (HCDONEHEAD) [address = FCF78B30h]
............................................
29-14. HC Frame Interval Register (HCFMINTERVAL) [address = FCF78B34h]
.......................................
29-15. HC Frame Remaining Register (HCFMREMAINING) [address = FCF78B38h]
................................
29-16. HC Frame Number Register (HCFMNUMBER) [address = FCF78B3Ch]
.......................................
29-17. HC Periodic Start Register (HCPERIODICSTART) [address = FCF78B40h]
...................................
29-18. HC Low-Speed Threshold Register (HCLSTHRESHOLD) [address = FCF78B44h]
...........................
29-19. HC Root Hub A Register (HCRHDESCRIPTORA) [address = FCF78B48h]
....................................
29-20. HC Root Hub B Register (HCRHDESCRIPTORB) [address = FCF78B4Ch]
...................................
29-21. HC Root Hub Status Register (HCRHSTATUS) [address = FCF78B50h]
.......................................
29-22. HC Port 0 Status and Control Register (HCRHPORTSTATUS0) [address = FCF78B54h]
...................
29-23. HC Port 1 Status and Control Register (HCRHPORTSTATUS1) [address = FCF78B58h]
...................
29-24. Host UE Address Register (HOSTUEADDR) [address = FCF78BE0h]
..........................................
29-25. Host UE Status Register (HOSTUESTATUS) [address = FCF78BE4h]
.........................................
29-26. Host Time-out Control Register (HOSTTIMEOUTCTRL) [address = FCF78BE8h]
............................
29-27. Host Revision Register (HOSTREVISION) [address = FCF78BECh]
............................................
29-28. Revision Register (REV) [address = FCF78A00h]
..................................................................
29-29. Endpoint Selection Register (EP_NUM) [address = FCF78A02h]
................................................
29-30. Data Register (DATA) [address = FCF78A04h]
.....................................................................
29-31. Control Register (CTRL) [address = FCF78A06h]
..................................................................
29-32. Status Register (STAT_FLG) [address = FCF78A08h]
............................................................
29-33. Receive FIFO Status Register (RXFSTAT) [address = FCF78A0Ah]
............................................
29-34. System Configuration Register 1 (SYSCON1) [address = FCF78A0Ch]
........................................
29-35. System Configuration Register 2 (SYSCON2) [address = FCF78A0Eh]
........................................
29-36. Device Status Register (DEVSTAT) [address = FCF78A10h]
.....................................................
29-37. Start of Frame Register (SOF) [address = FCF78A12h]
...........................................................
29-38. Interrupt Enable Register (IRQ_EN) [address = FCF78A14h]
....................................................
29-39. DMA Interrupt Enable Register (DMA_IRQ_EN) [address = FCF78A16h]
......................................
29-40. Interrupt Source Register (IRQ_SRC) [address = FCF78A18h]
..................................................
29-41. Non-ISO Endpoint Interrupt Status Register (EPN_STAT) [address = FCF78A1Ah]
..........................
29-42. Non-ISO DMA Interrupt Status Register (DMAN_STAT) [address = FCF78A1Ch]
............................
29-43. DMA Receive Channels Configuration Register (RXDMA_CFG) [address = FCF78A20h]
...................
29-44. DMA Transmit Channels Configuration Register (TXDMA_CFG) [address = FCF78A22h]
...................