EMAC Module Registers
1522
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
EMAC/MDIO Module
28.5.48 Transmit Channel Completion Pointer Registers (TX0CP-TX7CP)
The transmit channel 0-7 completion pointer register (TX
n
CP) is shown in
and described in
.
Figure 28-89. Transmit Channel n Completion Pointer Register (TXnCP)
31
0
TX
n
CP
R/W-x
LEGEND: R/W = Read/Write; -
n
= value after reset; -x = value is indeterminate after reset
Table 28-87. Transmit Channel n Completion Pointer Register (TXnCP) Field Descriptions
Bit
Field
Value
Description
31-0
TX
n
CP
0-FFFF FFFFh
Transmit channel
n
completion pointer register is written by the host with the buffer descriptor
address for the last buffer processed by the host during interrupt processing. The EMAC uses the
value written to determine if the interrupt should be deasserted.
28.5.49 Receive Channel Completion Pointer Registers (RX0CP-RX7CP)
The receive channel 0-7 completion pointer register (RX
n
CP) is shown in
and described in
.
Figure 28-90. Receive Channel n Completion Pointer Register (RXnCP)
31
0
RX
n
CP
R/W-x
LEGEND: R/W = Read/Write; -
n
= value after reset; -x = value is indeterminate after reset
Table 28-88. Receive Channel n Completion Pointer Register (RXnCP) Field Descriptions
Bit
Field
Value
Description
31-0
RX
n
CP
0-FFFF FFFFh
Receive channel
n
completion pointer register is written by the host with the buffer descriptor
address for the last buffer processed by the host during interrupt processing. The EMAC uses the
value written to determine if the interrupt should be deasserted.