65
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
5-1.
ECC Encoding for LE Devices
..........................................................................................
5-2.
Syndrome Table, Decode to Bit in Error
...............................................................................
5-3.
Alternate Syndrome Table
...............................................................................................
5-4.
TI OTP Bank 0 Sector Information Field Descriptions
...............................................................
5-5.
TI OTP Sector Information Address
....................................................................................
5-6.
TI OTP Bank 0 Package and Memory Size Information Field Descriptions
......................................
5-7.
TI OTP Bank 0 LPO Trim and Max HCLK Information Field Descriptions
........................................
5-8.
DIAG_MODE Encoding
..................................................................................................
5-9.
Bus 1 Diagnostic Mode Summary
......................................................................................
5-10.
Bus 2 and ECC Diagnostic Mode Summary
..........................................................................
5-11.
Port Signals Diagnostic Mode Summary
..............................................................................
5-12.
Flash Control Registers
..................................................................................................
5-13.
Flash Option Control Register (FRDCNTL) Field Descriptions
.....................................................
5-14.
Flash Error Detection and Correction Control Register 1 (FEDACCTRL1) Field Descriptions
.................
5-15.
Flash Error Correction Control and Correction Register 2 (FEDACCTRL2) Field Descriptions
................
5-16.
Flash Correctable Error Count Register (FCOR_ERR_CNT) Field Descriptions
................................
5-17.
Flash Correctable Error Address Register (FCOR_ERR_ADD) Field Descriptions
..............................
5-18.
Flash Correctable Error Position Register (FCOR_ERR_POS) Field Descriptions
..............................
5-19.
Flash Error Detection and Correction Status Register (FEDACSTATUS) Field Descriptions
..................
5-20.
Flash Uncorrectable Error Address Register (FUNC_ERR_ADD) Field Descriptions
...........................
5-21.
Flash Error Detection and Correction Sector Disable Register (FEDACSDIS) Field Descriptions
............
5-22.
Primary Address Tag Register (FPRIM_ADD_TAG) Field Descriptions
..........................................
5-23.
Duplicate Address Tag Register (FDUP_ADD_TAG) Field Descriptions
..........................................
5-24.
Flash Bank Protection Register (FBPROT) Field Descriptions
.....................................................
5-25.
Flash Bank Sector Enable Register (FBSE) Field Descriptions
....................................................
5-26.
Flash Bank Busy Register (FBBUSY) Field Descriptions
...........................................................
5-27.
Flash Bank Access Control Register (FBAC) Field Descriptions
..................................................
5-28.
Flash Bank Fallback Power Register (FBFALLBACK) Field Descriptions
........................................
5-29.
Flash Pump Access Control Register 1 (FPAC1) Field Descriptions
..............................................
5-30.
Flash Pump Access Control Register 1 (FPAC1) Field Descriptions
..............................................
5-31.
Flash Pump Access Control Register 2 (FPAC2) Field Descriptions
..............................................
5-32.
Flash Module Access Control Register (FMAC) Field Descriptions
................................................
5-33.
Flash Module Status Register (FMSTAT) Field Descriptions
......................................................
5-34.
EEPROM Emulation Data MSW Register (FEMU_DMSW) Field Descriptions
..................................
5-35.
EEPROM Emulation Data LSW Register (FEMU_DLSW) Field Descriptions
....................................
5-36.
EEPROM Emulation ECC Register (FEMU_ECC) Field Descriptions
.............................................
5-37.
EEPROM Emulation Address Register (FEMU_ADDR) Field Descriptions
......................................
5-38.
Diagnostic Control Register (FDIAGCTRL) Field Descriptions
.....................................................
5-39.
Uncorrected Raw Data High Register (FRAW_DATAH) Field Descriptions
......................................
5-40.
Uncorrected Raw Data Low Register (FRAW_DATAL) Field Descriptions
.......................................
5-41.
Uncorrected Raw ECC Register (FRAW_ECC) Field Descriptions
................................................
5-42.
Parity Override Register (FPAR_OVR) Field Descriptions
..........................................................
5-43.
Flash Error Detection and Correction Sector Disable Register (FEDACSDIS2) Field Descriptions
...........
5-44.
FSM Register Write Enable (FSM_WR_ENA) Field Descriptions
.................................................
5-45.
FSM Sector Register (FSM_SECTOR) Field Descriptions
.........................................................
5-46.
EPROM Emulation Configuration Register (EEPROM_CONFIG) Field Descriptions
..........................
5-47.
EEPROM Emulation Error Detection and Correction Control Register 1 (EE_CTRL1) Field Descriptions
...
5-48.
EEPROM Emulation Error Correction Control Register 2 (EE_CTRL2) Field Descriptions
....................
5-49.
EEPROM Emulation Correctable Error Count Register (EE_COR_ERR_CNT) Field Descriptions
...........