Control Registers
428
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Error Signaling Module (ESM)
12.4.21 ESM Interrupt Level Set Register 4 (ESMILSR4)
This register is dedicated for Group1.
Figure 12-31. ESM Interrupt Level Set Register 4 (ESMILSR4)
[address = FFFF F550h]
31
16
INTLVLSET[63:48]
R/WP-0
15
0
INTLVLSET[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 12-23. ESM Interrupt Level Set Register 4 (ESMILSR4) Field Descriptions
Bit
Field
Value
Description
63-32
INTLVLSET
Set interrupt level.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Read: Interrupt of channel x is mapped to low-level interrupt line.
Write: Leaves the bit and the corresponding clear bit in the ESMILCR4 register unchanged.
1
Read: Interrupt of channel x is mapped to high-level interrupt line.
Write: Maps interrupt of channel x to high-level interrupt line and sets the corresponding clear bit in
the ESMILCR4 register.
12.4.22 ESM Interrupt Level Clear Register 4 (ESMILCR4)
This register is dedicated for Group1.
Figure 12-32. ESM Interrupt Level Clear Register 4 (ESMILCR4)
[address = FFFF F554h]
31
16
INTLVLCLR[63:48]
R/WP-0
15
0
INTLVLCLR[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 12-24. ESM Interrupt Level Clear Register 4 (ESMILCR4) Field Descriptions
Bit
Field
Value
Description
63-32
INTLVLCLR
Clear interrupt level.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Interrupt of channel x is mapped to low-level interrupt line.
Write: Leaves the bit and the corresponding set bit in the ESMILSR4 register unchanged.
1
Read: Interrupt of channel x is mapped to high-level interrupt line.
Write: Maps interrupt of channel x to low-level interrupt line and clears the corresponding set bit in
the ESMILSR4 register.