84
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
28-87. Transmit Channel
n
Completion Pointer Register (TX
n
CP) Field Descriptions
.................................
28-88. Receive Channel
n
Completion Pointer Register (RX
n
CP) Field Descriptions
.................................
29-1.
USB Host / Device Interface Signal Multiplexing and Control
.....................................................
29-2.
USB Host Controller Registers
........................................................................................
29-3.
OHCI Revision Number Register (HCREVISION) Bit Field Descriptions
........................................
29-4.
HC Operating Mode Register (HCCONTROL) Bit Field Descriptions
............................................
29-5.
HC Command and Status Register (HCCOMMANDSTATUS) Bit Field Descriptions
.........................
29-6.
HC Interrupt Status Register (HCINTERRUPTSTATUS) Bit Field Descriptions
................................
29-7.
HC Interrupt Enable Register (HCINTERRUPTENABLE) Bit Field Descriptions
...............................
29-8.
HC Interrupt Disable Register (HCINTERRUPTDISABLE) Bit Field Descriptions
..............................
29-9.
HC HCCA Address Register (HCHCCA) Bit Field Descriptions
..................................................
29-10. HC Current Periodic Register (HCPERIODCURRENTED) Bit Field Descriptions
..............................
29-11. HC Head Control Register (HCCONTROLHEADED) Bit Field Descriptions
....................................
29-12. HC Current Control Register (HCCONTROLCURRENTED) Bit Field Descriptions
............................
29-13. HC Head Bulk Register (HCBULKHEADED) Bit Field Descriptions
..............................................
29-14. HC Current Bulk Register (HCBULKCURRENTED) Bit Field Descriptions
.....................................
29-15. HC Head Done Register (HCDONEHEAD) Bit Field Descriptions
...............................................
29-16. HC Frame Interval Register (HCFMINTERVAL) Bit Field Descriptions
..........................................
29-17. HC Frame Remaining Register (HCFMREMAINING) Bit Field Descriptions
....................................
29-18. HC Frame Number Register (HCFMNUMBER) Bit Field Descriptions
...........................................
29-19. HC Periodic Start Register (HCPERIODICSTART) Bit Field Descriptions
......................................
29-20. HC Low-Speed Threshold Register (HCLSTHRESHOLD) Bit Field Descriptions
..............................
29-21. HC Root Hub A Register (HCRHDESCRIPTORA) Field Descriptions
...........................................
29-22. HC Root Hub B Register (HCRHDESCRIPTORB) Bit Field Descriptions
.......................................
29-23. HC Root Hub Status Register (HCRHSTATUS) Bit Field Descriptions
..........................................
29-24. HC Port 0 Status and Control Register (HCRHPORTSTATUS0) Field Descriptions
..........................
29-25. HC Port 1 Status and Control Register (HCRHPORTSTATUS1) Field Descriptions
..........................
29-26. Host UE Address Register (HOSTUEADDR) Field Descriptions
.................................................
29-27. Host UE Status Register (HOSTUESTATUS) Bit Field Descriptions
.............................................
29-28. Host Time-out Control Register (HOSTTIMEOUTCTRL) Bit Field Descriptions
................................
29-29. Host Revision Register (HOSTREVISION) Field Descriptions
....................................................
29-30. USB Device Controller Registers
.....................................................................................
29-31. Revision Register (REV) Field Descriptions
.........................................................................
29-32. Endpoint Selection Register (EP_NUM) Field Descriptions
.......................................................
29-33. Data Register (DATA) Field Descriptions
............................................................................
29-34. Control Register (CTRL) Field Descriptions
.........................................................................
29-35. Status Register (STAT_FLG) Field Descriptions
....................................................................
29-36. Receive FIFO Status Register (RXFSTAT) Field Descriptions
....................................................
29-37. System Configuration Register 1 (SYSCON1) Field Descriptions
................................................
29-38. Little-Endian and Big-Endian Formats
................................................................................
29-39. System Configuration Register 2 (SYSCON2) Field Descriptions
................................................
29-40. Device Status Register (DEVSTAT) Field Descriptions
............................................................
29-41. Start of Frame Register (SOF) Field Descriptions
..................................................................
29-42. Interrupt Enable Register (IRQ_EN) Field Descriptions
............................................................
29-43. DMA Interrupt Enable Register (DMA_IRQ_EN) Field Descriptions
.............................................
29-44. Interrupt Source Register (IRQ_SRC) Field Descriptions
..........................................................
29-45. Non-ISO Endpoint Interrupt Status Register (EPN_STAT) Field Descriptions
..................................
29-46. Non-ISO DMA Interrupt Status Register (DMAN_STAT) Field Descriptions
....................................
29-47. DMA Receive Channels Configuration Register (RXDMA_CFG) Field Descriptions
..........................