51
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
23-41. Interrupt Pending 56 Register [offset = B8h]
........................................................................
23-42. Interrupt Pending 78 Register [offset = BCh]
........................................................................
23-43. Message Valid X Register (DCAN MSGVAL X) [offset = C0h]
....................................................
23-44. Message Valid 12 Register [offset = C4h]
...........................................................................
23-45. Message Valid 34 Register [offset = C8h]
...........................................................................
23-46. Message Valid 56 Register [offset = CCh]
...........................................................................
23-47. Message Valid 78 Register [offset = D0h]
...........................................................................
23-48. Interrupt Multiplexer 12 Register [offset = D8h]
.....................................................................
23-49. Interrupt Multiplexer 34 Register [offset = DCh]
.....................................................................
23-50. Interrupt Multiplexer 56 Register [offset = E0h]
.....................................................................
23-51. Interrupt Multiplexer 78 Register [offset = E4h]
.....................................................................
23-52. IF1 Command Registers (DCAN IF1CMD) [offset = 100h]
........................................................
23-53. IF2 Command Registers (DCAN IF2CMD) [offset = 120h]
........................................................
23-54. IF1 Mask Register (DCAN IF1MSK) [offset = 104h]
................................................................
23-55. IF2 Mask Register (DCAN IF2MSK) [offset = 124h]
................................................................
23-56. IF1 Arbitration Register (DCAN IF1ARB) [offset = 108h]
..........................................................
23-57. IF2 Arbitration Register (DCAN IF2ARB) [offset = 128h]
..........................................................
23-58. IF1 Message Control Register (DCAN IF1MCTL) [offset = 10Ch]
................................................
23-59. IF2 Message Control Register (DCAN IF2MCTL) [offset = 12Ch]
................................................
23-60. IF1 Data A Register (DCAN IF1DATA) [offset = 110h]
.............................................................
23-61. IF1 Data B Register (DCAN IF1DATB) [offset = 114h]
.............................................................
23-62. IF2 Data A Register (DCAN IF2DATA) [offset = 130h]
.............................................................
23-63. IF2 Data B Register (DCAN IF2DATB) [offset = 134h]
.............................................................
23-64. IF3 Observation Register (DCAN IF3OBS) [offset = 140h]
........................................................
23-65. IF3 Mask Register (DCAN IF3MSK) [offset = 144h]
................................................................
23-66. IF3 Arbitration Register (DCAN IF3ARB) [offset = 148h]
..........................................................
23-67. IF3 Message Control Register (DCAN IF3MCTL) [offset = 14Ch]
...............................................
23-68. IF3 Data A Register (DCAN IF3DATA) [offset = 150h]
.............................................................
23-69. IF3 Data B Register (DCAN IF3DATB) [offset = 154h]
.............................................................
23-70. IF3 Update Enable 12 Register [offset = 160h]
.....................................................................
23-71. IF3 Update Enable 34 Register [offset = 164h]
.....................................................................
23-72. IF3 Update Enable 56 Register [offset = 168h]
.....................................................................
23-73. IF3 Update Enable 78 Register [offset = 16Ch]
.....................................................................
23-74. CAN TX IO Control Register (DCAN TIOC) [offset = 1E0h]
.......................................................
23-75. CAN RX IO Control Register (DCAN RIOC) [offset = 1E4h]
......................................................
24-1.
SPI Functional Logic Diagram
.........................................................................................
24-2.
SPI Three-Pin Operation
...............................................................................................
24-3.
Operation with SPICS
..................................................................................................
24-4.
Operation with SPIENA
.................................................................................................
24-5.
SPI Five-Pin Option with SPIENA and SPICS
......................................................................
24-6.
Format for Transmitting an 12-Bit Word
..............................................................................
24-7.
Format for Receiving an 10-Bit Word
.................................................................................
24-8.
Clock Mode with Polarity = 0 and Phase = 0
........................................................................
24-9.
Clock Mode with Polarity = 0 and Phase = 1
........................................................................
24-10. Clock Mode with Polarity = 1 and Phase = 0
........................................................................
24-11. Clock Mode with Polarity = 1 and Phase = 1
........................................................................
24-12. Five Bits per Character (5-Pin Option)
...............................................................................
24-13. Typical Diagram when a Buffer in Master is in CSHOLD Mode (SPI-SPI)
......................................
24-14. Block Diagram Shift Register, MSB First
.............................................................................