System and Peripheral Control Registers
187
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.3.3
Peripheral Memory Protection Clear Register 0 (PMPROTCLR0)
This register is shown in
and described in
.
NOTE:
Only those bits that have a slave at the corresponding bit position are implemented. Writes
to nonimplemented bits have no effect and reads are 0.
Figure 2-71. Peripheral Memory Protection Clear Register 0 (PMPROTCLR0) [offset = 10h]
31
0
PCS[31-0]PROTCLR
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 2-87. Peripheral Memory Protection Clear Register 0 (PMPROTCLR0) Field Descriptions
Bit
Field
Value
Description
31-0
PCS[31-0]PROTCLR
Peripheral memory frame protection clear.
0
Read:
The peripheral memory frame
n
can be written to and read from in both user and
privileged modes.
Write:
The bit is unchanged.
1
Read:
The peripheral memory frame
n
can be written to only in privileged mode, but it can be
read in both user and privileged modes.
Write:
The corresponding bit in PMPROTSET0 and PMPROTCLR0 registers is cleared to 0.
2.5.3.4
Peripheral Memory Protection Clear Register 1 (PMPROTCLR1)
This register is shown in
and described in
.
NOTE:
Only those bits that have a slave at the corresponding bit position are implemented. Writes
to nonimplemented bits have no effect and reads are 0.
Figure 2-72. Peripheral Memory Protection Clear Register 1 (PMPROTCLR1) [offset = 14h]
31
0
PCS[63-32]PROTCLR
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 2-88. Peripheral Memory Protection Clear Register 1 (PMPROTCLR1) Field Descriptions
Bit
Field
Value
Description
31-0
PCS[63-32]PROTCLR
Peripheral memory frame protection clear.
0
Read:
The peripheral memory frame
n
can be written to and read from in both user and
privileged modes.
Write:
The bit is unchanged.
1
Read:
The peripheral memory frame
n
can be written to only in privileged mode, but it can be
read in both user and privileged modes.
Write:
The corresponding bit in PMPROTSET1 and PMPROTCLR1 registers is cleared to 0.