67
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
9-3.
CCM-R4F Control Registers
............................................................................................
9-4.
CCM-R4F Status Register (CCMSR) Field Descriptions
...........................................................
9-5.
CCM-R4F Key Register (CCMKEYR) Field Descriptions
...........................................................
10-1.
Valid Frequency Ranges for PLL
.......................................................................................
10-2.
PLL Value Encoding
......................................................................................................
10-3.
Summary of PLL Timings
................................................................................................
10-4.
PLL Module Registers
....................................................................................................
10-5.
LPOCLKDET Module Registers
........................................................................................
10-6.
SSW PLL BIST Control Register 1 (SSWPLL1) Field Descriptions
................................................
10-7.
SSW PLL BIST Control Register 2 (SSWPLL2) Field Descriptions
................................................
10-8.
SSW PLL BIST Control Register 3 (SSWPLL3) Field Descriptions
................................................
11-1.
DCC Control Registers
..................................................................................................
11-2.
DCC Global Control Register (DCCGCTRL) Field Descriptions
...................................................
11-3.
DCC Revision Id Register (DCCREV) Field Descriptions
..........................................................
11-4.
DCC Counter0 Seed Register (DCCCNT0SEED) Field Descriptions
.............................................
11-5.
DCC Valid0 Seed Register (DCCVALID0SEED) Field Descriptions
..............................................
11-6.
DCC Counter1 Seed Register (DCCCNT0SEED) Field Descriptions
.............................................
11-7.
DCC Status Register (DCCSTAT) Field Descriptions
...............................................................
11-8.
DCC Counter0 Value Register (DCCCNT0) Field Descriptions
...................................................
11-9.
DCC Valid0 Value Register (DCCVALID0) Field Descriptions
.....................................................
11-10. DCC Counter1 Value Register (DCCCNT1) Field Descriptions
...................................................
11-11. DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC) Field Descriptions
...................
11-12. DCC Counter0 Clock Source Selection Register (DCCCNT0CLKSRC) Field Descriptions
...................
12-1.
ESM Interrupt and ERROR Pin Behavior
.............................................................................
12-2.
ESM Module Registers
...................................................................................................
12-3.
ESM Enable ERROR Pin Action/Response Register 1 (ESMEEPAPR1) Field Descriptions
..................
12-4.
ESM Disable ERROR Pin Action/Response Register 1 (ESMDEPAPR1) Field Descriptions
..................
12-5.
ESM Interrupt Enable Set Register 1 (ESMIESR1) Field Descriptions
............................................
12-6.
ESM Interrupt Enable Clear Register 1 (ESMIECR1) Field Descriptions
.........................................
12-7.
ESM Interrupt Level Set Register 1 (ESMILSR1) Field Descriptions
..............................................
12-8.
ESM Interrupt Level Clear Register 1 (ESMILCR1) Field Descriptions
...........................................
12-9.
ESM Status Register 1 (ESMSR1) Field Descriptions
..............................................................
12-10. ESM Status Register 2 (ESMSR2) Field Descriptions
..............................................................
12-11. ESM Status Register 3 (ESMSR3) Field Descriptions
..............................................................
12-12. ESM ERROR Pin Status Register (ESMEPSR) Field Descriptions
................................................
12-13. ESM Interrupt Offset High Register (ESMIOFFHR) Field Descriptions
............................................
12-14. ESM Interrupt Offset Low Register (ESMIOFFLR) Field Descriptions
.............................................
12-15. ESM Low-Time Counter Register (ESMLTCR) Field Descriptions
.................................................
12-16. ESM Low-Time Counter Preload Register (ESMLTCPR) Field Descriptions
.....................................
12-17. ESM Error Key Register (ESMEKR) Field Descriptions
.............................................................
12-18. ESM Status Shadow Register 2 (ESMSSR2) Field Descriptions
..................................................
12-19. ESM Influence ERROR Pin Set Register 4 (ESMIEPSR4) Field Descriptions
...................................
12-20. ESM Influence ERROR Pin Clear Register 4 (ESMIEPCR4) Field Descriptions
................................
12-21. ESM Interrupt Enable Set Register 4 (ESMIESR4) Field Descriptions
............................................
12-22. ESM Interrupt Enable Clear Register 4 (ESMIECR4) Field Descriptions
.........................................
12-23. ESM Interrupt Level Set Register 4 (ESMILSR4) Field Descriptions
..............................................
12-24. ESM Interrupt Level Clear Register 4 (ESMILCR4) Field Descriptions
...........................................
12-25. ESM Status Register 4 (ESMSR4) Field Descriptions
...............................................................
13-1.
RTI Registers
..............................................................................................................