Control Registers
424
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Error Signaling Module (ESM)
12.4.13 ESM Low-Time Counter Register (ESMLTCR)
Figure 12-23. ESM Low-Time Counter Register (ESMLTCR)
[address = FFFF F530h]
31
16
Reserved
R-0
15
0
LTC
R-3FFFh
LEGEND: R = Read only; -
n
= value after reset
Table 12-15. ESM Low-Time Counter Register (ESMLTCR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
LTC
ERROR Pin Low-Time Counter
16-bit preloadable down-counter to control low-time of ERROR pin. The low-time counter is
triggered by the peripheral clock (VCLK).
Note:
Low-time counter is set to the default preload value of the ESMLTCPR in the following cases:
1.
Reset (power on reset or warm reset)
2.
An error occurs
3.
User forces an error
12.4.14 ESM Low-Time Counter Preload Register (ESMLTCPR)
Figure 12-24. ESM Low-Time Counter Preload Register (ESMLTCPR)
[address = FFFF F534h]
31
16
Reserved
R-0
15
14
13
0
LTCP
LTCP
R/WP-0
R-3FFFh
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 12-16. ESM Low-Time Counter Preload Register (ESMLTCPR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
LTCP
0-FFFFh
ERROR Pin Low-Time Counter Pre-load Value
16-bit preload value for the ERROR pin low-time counter. Defines the minimum period for which
the ERROR pin will be driven to 16384 VCLK cycles.
Note:
Only LTCP[15] and LTCP[14] are configurable (privileged mode write).