DCC Control Registers
406
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Dual-Clock Comparator (DCC) Module
11.4.10 DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC)
and
describe the DCC Counter1 Clock Source Selection register.
Figure 11-16. DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC) [offset = 24h]
31
16
Reserved
R-0
15
12
11
4
3
0
KEY
Reserved
CNT1 CLKSRC
R/WP-5h
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 11-11. DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC)
Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-12
KEY
Key to enable clock source selection for counter1.
Reads in any operating mode return the current value of the key.
Writes in privileged mode set the key value.
Ah
Writing Ah as the key enables the CNT1 CLKSRC field to define the clock source for
counter1.
Any other value
Writing any other value as the key disables the clock source selection for counter1. In this
case, the N2HET signal is used as the source for counter1.
Refer to the device datasheet for available clock source options and the KEY required to
enable these options for counter1.
11-4
Reserved
0
Reads return 0. Writes have no effect.
3-0
CNT1 CLKSRC
Clock source for counter1 when KEY is programmed to Ah.
Reads in any operating mode return the current value of CLKSRC.
Writes in privileged mode select the clock source for counter1.
Refer to the device datasheet for available clock source options and the KEY required to
enable these options for counter1.