Control Registers
426
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Error Signaling Module (ESM)
12.4.17 ESM Influence ERROR Pin Set Register 4 (ESMIEPSR4)
This register is dedicated for Group1.
Figure 12-27. ESM Influence ERROR Pin Set Register 4 (ESMIEPSR4)
[address = FFFF F540h]
31
16
IEPSET[63:48]
R/WP-0
15
0
IEPSET[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 12-19. ESM Influence ERROR Pin Set Register 4 (ESMIEPSR4) Field Descriptions
Bit
Field
Value
Description
63-32
IEPSET
Set influence on ERROR pin.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Failure on channel x has no influence on ERROR pin.
Write: Leaves the bit and the corresponding clear bit in the ESMIEPCR4 register unchanged.
1
Read: Failure on channel x has influence on ERROR pin.
Write: Enables failure influence on ERROR pin and sets the corresponding clear bit in the
ESMIEPCR4 register.
12.4.18 ESM Influence ERROR Pin Clear Register 4 (ESMIEPCR4)
This register is dedicated for Group1.
Figure 12-28. ESM Influence ERROR Pin Clear Register 4 (ESMIEPCR4)
[address = FFFF F544h]
31
16
IEPCLR[63:48]
R/WP-0
15
0
IEPCLR[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 12-20. ESM Influence ERROR Pin Clear Register 4 (ESMIEPCR4) Field Descriptions
Bit
Field
Value
Description
63-32
IEPCLR
Clear influence on ERROR pin.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Failure on channel x has no influence on ERROR pin.
Write: Leaves the bit and the corresponding set bit in the ESMIEPSR4 register unchanged.
1
Read: Failure on channel x has influence on ERROR pin.
Write: Disables failure influence on ERROR pin and clears the corresponding set bit in the
ESMIEPSR4 register.