37
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
12-32. ESM Interrupt Level Clear Register 4 (ESMILCR4) [address = FFFF F554h]
....................................
12-33. ESM Status Register 4 (ESMSR4) [address = FFFF F558h]
.......................................................
13-1.
RTI Block Diagram
........................................................................................................
13-2.
Counter Block Diagram
..................................................................................................
13-3.
Compare Unit Block Diagram (shows only 1 of 4 blocks for simplification)
.......................................
13-4.
Timebase Control
.........................................................................................................
13-5.
Clock Detection Scheme
.................................................................................................
13-6.
Switch to NTUx
............................................................................................................
13-7.
Missing NTUx Signal Example
..........................................................................................
13-8.
Digital Watchdog
..........................................................................................................
13-9.
DWD Operation
...........................................................................................................
13-10. Digital Windowed Watchdog Timing Example
........................................................................
13-11. Digital Windowed Watchdog Operation Example (25% Window)
..................................................
13-12. RTI Global Control Register (RTIGCTRL) [offset = 00]
..............................................................
13-13. RTI Timebase Control Register (RTITBCTRL) [offset = 04h]
.......................................................
13-14. RTI Capture Control Register (RTICAPCTRL) [offset = 08h]
.......................................................
13-15. RTI Compare Control Register (RTICOMPCTRL) [offset = 0Ch]
...................................................
13-16. RTI Free Running Counter 0 Register (RTIFRC0) [offset = 10h]
...................................................
13-17. RTI Up Counter 0 Register (RTIUC0) [offset = 14h]
.................................................................
13-18. RTI Compare Up Counter 0 Register (RTICPUC0) [offset = 18h]
.................................................
13-19. RTI Capture Free Running Counter 0 Register (RTICAFRC0) [offset = 20h]
....................................
13-20. RTI Capture Up Counter 0 Register (RTICAUC0) [offset = 24h]
...................................................
13-21. RTI Free Running Counter 1 Register (RTIFRC1) [offset = 30h]
...................................................
13-22. RTI Up Counter 1 Register (RTIUC1) [offset = 34h]
.................................................................
13-23. RTI Compare Up Counter 1 Register (RTICPUC1) [offset = 38h]
.................................................
13-24. RTI Capture Free Running Counter 1 Register (RTICAFRC1) [offset = 40h]
....................................
13-25. RTI Capture Up Counter 1 Register (RTICAUC1) [offset = 44h]
...................................................
13-26. RTI Compare 0 Register (RTICOMP0) [offset = 50h]
................................................................
13-27. RTI Update Compare 0 Register (RTIUDCP0) [offset = 54h]
.......................................................
13-28. RTI Compare 1 Register (RTICOMP1) [offset = 58h]
................................................................
13-29. RTI Update Compare 1 Register (RTIUDCP1) [offset = 5Ch]
......................................................
13-30. RTI Compare 2 Register (RTICOMP2) [offset = 60h]
................................................................
13-31. RTI Update Compare 2 Register (RTIUDCP2) [offset = 64h]
.......................................................
13-32. RTI Compare 3 Register (RTICOMP3) [offset = 68h]
................................................................
13-33. RTI Update Compare 3 Register (RTIUDCP3) [offset = 6Ch]
......................................................
13-34. RTI Timebase Low Compare Register (RTITBLCOMP) [offset = 70h]
............................................
13-35. RTI Timebase High Compare Register (RTITBHCOMP) [offset = 74h]
...........................................
13-36. RTI Set Interrupt Control Register (RTISETINTENA) [offset = 80h]
...............................................
13-37. RTI Clear Interrupt Control Register (RTICLEARINTENA) [offset = 84h]
.........................................
13-38. RTI Interrupt Flag Register (RTIINTFLAG) [offset = 88h]
...........................................................
13-39. Digital Watchdog Control Register (RTIDWDCTRL) [offset = 90h]
................................................
13-40. Digital Watchdog Preload Register (RTIDWDPRLD) [offset = 94h]
................................................
13-41. Watchdog Status Register (RTIWDSTATUS) [offset = 98h]
........................................................
13-42. RTI Watchdog Key Register (RTIDWDKEY) [offset = 9Ch]
.........................................................
13-43. RTI Watchdog Down Counter Register (RTIDWDCNTR) [offset = A0h]
..........................................
13-44. Digital Windowed Watchdog Reaction Control (RTIWWDRXNCTRL) [offset = A4h]
............................
13-45. Digital Windowed Watchdog Window Size Control (RTIWWDSIZECTRL) [offset = A8h]
.......................
13-46. RTI Compare Interrupt Clear Enable Register (RTIINTCLRENABLE) [offset = ACh]
...........................
13-47. RTI Compare 0 Clear Register (RTICMP0CLR) [offset = B0h]
.....................................................