Control Registers and Control Packets
588
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
16.3.1.38 HBCA Interrupt Channel Offset Register (HBCAOFFSET)
Figure 16-54. HBCA Interrupt Channel Offset Register (HBCAOFFSET) [offset = 154h]
31
16
Reserved
R-0
15
8
7
6
5
0
Reserved
sbz
sbz
HBCA
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-46. HBCA Interrupt Channel Offset Register (HBCAOFFSET) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reads return 0. Writes have no effect.
7-6
sbz
0
These bits should always be programmed as 0.
5-0
HBCA
Channel causing HBC interrupt Group A. These bits contain the channel number of the pending
interrupt for Group A if the corresponding interrupt enable is set.
Note: Reading this location clears the corresponding interrupt pending flag (see
) with the highest priority.
0
No interrupt is pending.
1h
Channel 0 is causing the pending interrupt Group A.
:
:
10h
Channel 15 is causing the pending interrupt Group A.
11h-
3Fh
Reserved
16.3.1.39 BTCA Interrupt Channel Offset Register (BTCAOFFSET)
Figure 16-55. BTCA Interrupt Channel Offset Register (BTCAOFFSET) [offset = 158h]
31
16
Reserved
R-0
15
8
7
6
5
0
Reserved
sbz
sbz
BTCA
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-47. BTCA Interrupt Channel Offset Register (BTCAOFFSET) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reads return 0. Writes have no effect.
7-6
sbz
0
These bits should always be programmed as 0.