SPICS
* ENABLE_HIGHZ is set to 1 in Slave SPI
VCLK
SPIENA
SPICLK
* Diagram shows relationship between the SPICS from a Master to SPIENA from Slave SPI when SPIENA
is configured in High-Impedance mode
Write to SPIDAT
SPICS
* ENABLE_HIGHZ is cleared to 0 in Slave SPI
VCLK
SPIENA
SPICLK
* Diagram shows relationship between the SPICS from a Master to SPIENA from Slave SPI when SPIENA
is configured in Push-Pull mode
Write to SPIDAT
VCLK
SPIENA
* Diagram shows a relationship between the SPIENA from Slave and SPICLK from Master
Write to SPIDAT
SPICLK
VCLK
SPICLK
SPISOMI
SPISIMO
* Dotted vertical lines indicate the receive edges
Write to SPIDAT
MibSPI Pin Timing Parameters
1226
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
24.12.2 Slave Mode Timings for SPI/MibSPI
Figure 24-85. SPI/MibSPI Pins During Slave Mode 3-pin Configuration
Figure 24-86. SPI/MibSPI Pins During Slave Mode 4-pin with SPIENA Configuration
Figure 24-87. SPI/MibSPI Pins During Slave Mode in 5-pin Configuration - (Single Slave)
Figure 24-88. SPI/MibSPI Pins During Slave Mode in 5-pin Configuration - (Single/Multi Slave)