ADC Control Registers
779
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
19.11.55 ADC Magnitude Compare Interrupt x Mask Register (ADMAGxMASK)
ADC Magnitude Compare Interrupt x Mask Register (ADMAGxMASK) is shown in
and
, and described in
. As shown, the format of the ADMAGxMASK is different
based on whether the ADC module is configured to be a 12-bit or a 10-bit ADC module. There are three
mask registers for the three magnitude compare interrupts. These registers are at offset addresses 12Ch,
134h, and 13Ch.
Figure 19-83. 12-bit ADC Magnitude Compare Interrupt x Mask Register (ADMAGxMASK)
[offset = 12Ch-13Ch]
31
12
11
0
Reserved
MAG_INTx_MASK
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 19-84. 10-bit ADC Magnitude Compare Interrupt x Mask Register (ADMAGxMASK)
[offset = 12Ch-13Ch]
31
10
9
0
Reserved
MAG_INTx_MASK
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-60. ADC Magnitude Compare Interrupt x Mask Register (ADMAGxMASK)
Field Descriptions
Field
Value
Description
Reserved
0
Reads return zeros, writes have no effect.
MAG_INTx_MASK
These bits specify the mask for the comparison in order to generate the magnitude compare interrupt # x.
Any operation mode read/write:
0
The ADC module will not mask the corresponding bit for the comparison.
1
The ADC module will mask the corresponding bit for the comparison.