Control Registers
265
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
F021 Flash Module Controller (FMC)
5.7.1 Flash Option Control Register (FRDCNTL)
FRDCNTL supports pipeline mode. This register controls Flash timings for the main Flash banks. For the
equivalent register that controls Flash timings for the EEPROM Emulation Flash bank (bank 7), see
.
Figure 5-8. Flash Option Control Register (FRDCNTL) [offset = 00h]
31
16
Reserved
R-0
15
12
11
8
Reserved
RWAIT
R-0
R/WP-1
7
5
4
3
1
0
Reserved
ASWSTEN
Reserved
ENPIPE
R-0
R/WP-0
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in Privilege Mode; -
n
= value after reset
Table 5-13. Flash Option Control Register (FRDCNTL) Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
0
Reads return 0. Writes have no effect.
11-8
RWAIT
0-Fh
Random/data Read Wait State
The random read wait state bits indicate how many wait states are added to a Flash read access.
In Pipeline mode there is always one wait state even when RWAIT is cleared to 0.
Note:
The required wait states for each HCLK frequency can be found in the device-specific data
manual.
7-5
Reserved
0
Reads return 0. Writes have no effect.
4
ASWSTEN
Address Setup Wait State Enable
0
Address Setup Wait State is disabled.
1
Address Setup Wait State is enabled. Address is latched one cycle before decoding to determine
pipeline hit or miss. Address Setup Wait State is only available in pipeline mode.
Note:
The required address wait state for each HCLK frequency can be found in the device-specific
data manual.
3-1
Reserved
0
Reads return 0. Writes have no effect.
0
ENPIPE
Enable Pipeline Mode
0
Pipeline mode is disabled.
1
Pipeline mode is enabled.