CRC Control Registers
491
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Cyclic Redundancy Check (CRC) Controller Module
14.4.3 CRC Global Control Register 2 (CRC_CTRL2)
Figure 14-11. CRC Global Control Register 2 (CRC_CTRL2) [offset = 10h]
31
16
Reserved
R-0
15
10
9
8
Reserved
CH2_MODE
R-0
R/WP-0
7
5
4
3
2
1
0
Reserved
CH1_TRACEEN
Reserved
CH1_MODE
R-0
R/WP-0
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 14-7. CRC Global Control Register 2 (CRC_CTRL2) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reads return 0. Writes have no effect.
9-8
CH2_MODE
Channel 2 Mode Selection
0
Data Capture mode. In this mode, the PSA Signature Register does not compress data when it
is written. Any data written to PSA Signature Register is simply captured by PSA Signature
Register without any compression. This mode can be used to plant seed value into the PSA
register.
1h
AUTO Mode
2h
Semi-CPU Mode
3h
Full-CPU Mode
7-5
Reserved
0
Reads return 0. Writes have no effect.
4
CH1_TRACEEN
Channel 1 Data Trace Enable.
When set, the channel is put into data trace mode. The channel
snoops on the CPU Peripheral Bus Master, Flash, System RAM buses for any read transaction.
Any read data on these buses is compressed by the PSA Signature Register. When suspend is
on, the PSA Signature Register does not compress any read data on these buses. When trace
enable bit is set, the CH1_MODE bit is automatically reset to 0 (Data Capture mode).
0
Data Trace is disabled.
1
Data Trace is enabled.
3-2
Reserved
0
Reads return 0. Writes have no effect.
1-0
CH1_MODE
Channel 1 Mode Selection
0
Data Capture mode. In this mode, the PSA Signature Register does not compress data when it
is written. Any data written to PSA Signature Register is simply captured by PSA Signature
Register without any compression. This mode can be used to plant seed value into the PSA
register.
1h
AUTO mode
2h
Semi-CPU mode
3h
Full-CPU mode