![Texas Instruments RM48 series Скачать руководство пользователя страница 335](http://html1.mh-extra.com/html/texas-instruments/rm48-series/rm48-series_technical-reference-manual_1095569335.webp)
PBIST Control Registers
335
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Programmable Built-In Self-Test (PBIST) Module
7.5.8 Fail Status Address Registers (FSRA0 and FSRA1)
These registers capture the memory address of the first failure on port 0 and port 1, respectively.
and
illustrate the FSRA0 register, while
and
illustrate the FSRA1
register.
Figure 7-11. Fail Status Address 0 Register (FSRA0) [offset = 01A0h]
31
16
Reserved
R-0
15
0
FSRA0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-10. Fail Status Address 0 Register (FSRA0) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
FSRA0
Fail Status Address 0. Contains the address of the first failure.
Figure 7-12. Fail Status Address 1 Register (FSRA1) [offset = 01A4h]
31
16
Reserved
R-0
15
0
FSRA1
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-11. Fail Status Address 1 Register (FSRA1) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reads return 0. Writes have no effect.
15-0
FSRA1
Fail Status Address 1. Contains the address of the first failure.