Advanced Conversion Group Configuration Options
702
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
19.4 Advanced Conversion Group Configuration Options
shows the operating mode control registers and the status registers for each of the three
conversion groups. The register addresses shown are offsets from the base address. The ADC1 register
frame base address is 0xFFF7C000 and the ADC2 register frame base address is 0xFFF7C200.
Figure 19-10. ADC Groups’ Operating Mode Control and Status Registers
Offset Address
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x010
ADEVMODECR
Reserved
No
Reset
On
ChnSel
Reserved
EV_
DATA_FMT
Reserved
EV_
CHID
OVR_
EV_
RAM_
IGN
Rsvd
EV_
8BIT
EV_
MODE
FRZ_
EV
0x014
ADG1MODECR
Reserved
No
Reset
On
ChnSel
Reserved
G1_
DATA_FMT
Reserved
G1_
CHID
OVR_
G1_
RAM_
IGN
Rsvd
G1_
8BIT
G1_
MODE
FRZ_
G1
0x018
ADG2MODECR
Reserved
No
Reset
On
ChnSel
Reserved
G2_
DATA_FMT
Reserved
G2_
CHID
OVR_
G2_
RAM_
IGN
Rsvd
G2_
8BIT
G2_
MODE
FRZ_
G2
0x06C
ADEVSR
Reserved
Reserved
EV_
MEM_
EMPTY
EV_
BUSY
EV_
STOP
EV_
END
0x070
ADG1SR
Reserved
Reserved
G1_
MEM_
EMPTY
G1_
BUSY
G1_
STOP
G1_
END
0x074
ADG2SR
Reserved
Reserved
G2_
MEM_
EMPTY
G2_
BUSY
G2_
STOP
G2_
END
The following sections describe each of these group configuration options separately.