PMM Registers
207
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Power Management Module (PMM)
3.4
PMM Registers
shows a summary of the control registers in the PMM module. The registers support 32-bit, 16-
bit and 8-bit accesses. The address offset is specified from the base address of FFFF 0000h. Any access
to an unimplemented location within the PMM register frame will generate a bus error that results in an
Abort exception.
Table 3-1. PMM Registers
Offset
Acronym
Register Description
Section
00h
LOGICPDPWRCTRL0
Logic Power Domain Control Register 0
04h-0Ch
Reserved
Reserved
10h
MEMPDPWRCTRL0
Memory Power Domain Control Register 0
14h-1Ch
Reserved
Reserved
20h
PDCLKDISREG
Power Domain Clock Disable Register
24h
PDCLKDISSETREG
Power Domain Clock Disable Set Register
28h
PDCLKDISCLRREG
Power Domain Clock Disable Clear Register
30h-3Ch
Reserved
Reserved
40h
LOGICPDPWRSTAT0
Logic Power Domain PD2 Power Status Register
44h
LOGICPDPWRSTAT1
Logic Power Domain PD3 Power Status Register
48h
LOGICPDPWRSTAT2
Logic Power Domain PD4 Power Status Register
4Ch
LOGICPDPWRSTAT3
Logic Power Domain PD5 Power Status Register
50h-7Fh
Reserved
Reserved
80h
MEMPDPWRSTAT0
Memory Power Domain RAM_PD1 Power Status Register
84h
MEMPDPWRSTAT1
Memory Power Domain RAM_PD2 Power Status Register
88h
MEMPDPWRSTAT2
Memory Power Domain RAM_PD3 Power Status Register
8Ch-9Fh
Reserved
Reserved
A0h
GLOBALCTRL1
Global Control Register 1
A8h
GLOBALSTAT
Global Status Register
ACh
PRCKEYREG
PSCON Diagnostic Compare Key Register
B0h
LPDDCSTAT1
LogicPD PSCON Diagnostic Compare Status Register 1
B4h
LPDDCSTAT2
LogicPD PSCON Diagnostic Compare Status Register 2
B8h
MPDDCSTAT1
Memory PD PSCON Diagnostic Compare Status Register 1
BCh
MPDDCSTAT2
Memory PD PSCON Diagnostic Compare Status Register 2
C0h
ISODIAGSTAT
Isolation Diagnostic Status Register