RM0082
LS_Universal asynchronous receiver/transmitter (UART)
Doc ID 018672 Rev 1
605/844
Note:
All the bits, except for the modem interrupt status (bit [3:0]), are cleared when reset. The
modem interrupt status bits are undefined after reset.
27.4.12 UARTICR
register
The UARTICR (interrupt clear) is a 16 bit WO register which is able to clear the
corresponding interrupt writing a 1‘b1 to the appropriate field. A write of 1‘b0 has no effect.
The UARTICR bit assignments are given in
[09]
BEMIS
1’h0
Break error masked interrupt status.
[08]
PEMIS
1’h0
Parity error masked interrupt status.
[07]
FEMIS
1’h0
Framing error masked interrupt status.
[06]
RTMIS
1’h0
Receive timeout masked interrupt status.
[05]
TXMIS
1’h0
Transmit masked interrupt status.
[04]
RXMIS
1’h0
Receive masked interrupt status.
[03]
DSRMMIS 1’h0
nUARTDSR modem masked interrupt status (see
[02]
DCDMMI
S
1’h0
nUARTDCD modem masked interrupt status (see
[01]
CTSMMIS 1’h0
nUARTCTS modem masked interrupt status (see
).
[00]
RIMMIS
1’h0
nUARTRI modem masked interrupt status (see
Table 534.
UARTMIS register bit assignments (continued)
Bit
Name
Reset value Description
Table 535.
UARTICR register bit assignments
Bit
Name
Reset value Description
[15:11] Reserved
-
Write: should be zero.
[10]
OEIC
-
Overrun error interrupt clear.
[09]
BEIC
-
Break error interrupt clear.
[08]
PEIC
-
Parity error interrupt clear.
[07]
FEIC
-
Framing error interrupt clear.
[06]
RTIC
-
Receive timeout interrupt clear.
[05]
TXIC
-
Transmit interrupt clear.
[04]
RXIC
-
Receive interrupt clear.
[03]
DSRMIC
-
nUARTDSR modem interrupt clear (see
).
[02]
DCDMIC
-
nUARTDCD modem interrupt clear (see
).
[01]
CTSMIC
-
nUARTCTS modem interrupt clear (see
).
[00]
RIMIC
-
nUARTRI modem interrupt clear (see