RS_Reconfigurable array subsystem (RAS) registers
RM0082
660/844
Doc ID 018672 Rev 1
30.5 RAS
Interrupt
assignments
[27:24]
4’h0
These bits are used for dynamic selection of NAND or NOR on each bank of
FSMC. Each bit corresponds to a bank of FSMC. For e.g.
Bit24 corresponds to Bank0
Bit25 corresponds to Bank1 and so on…
If the bit is set i.e. '1' - NOR
If the bit is clear i.e.
'0' - NAND
[23]
1’h0
This bit is used to select between lower and higher numbered G8/G10 sets in
modes where they are duplicated.
In output mode, both sets of G8/G10 provide output data.
In input mode, if this bit is 0, lower numbered G8/G10 set is active. If this bit is
1, higher numbered G8/G10 set is active.
[22:05]
18’h0
Reserved
[04]
1’h0
Determines if TDM_DOUT is available at Pin61
'1'- TDM_DOUT on Pin61
'0'- SPI_I2C7 on Pin61
[03:00]
4’h0
Selects different MODES as below:
– 0000 NAND
– 0001 NOR
– 0010 PHOTO_FRAME
– 0011 LEND_IP_PHONE
– 0100 HEND_IP_PHONE
– 0101 LEND_WIFI_PHONE
– 0110 HEND_WIFI_PHONE
– 0111 ATA_PABX_wI2S
– 1000 ATA_PABX_I2S
– 1100 CAM1_LCDw
– 1101 CAMu_LCD
– 1110 CAMu_LCDw
– 1111 CAM1_LCD
Table 589.
RAS Register 2 description (continued)
Field
Default
Value
Description
Table 590.
RAS Interrupt assignment
Generic RAS
Interrupt
VIC
IPs
4
1
SDIO
3
30
CLCD
2
29
Reserved
1
28
TELECOM