DDR memory controller (MPMC)
RM0082
176/844
Doc ID 018672 Rev 1
10.13.49 MEM46_CTL
register
10.13.50 MEM47_CTL
register
10.13.51 MEM48_CTL
register
Table 122.
MEM46_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26] -
-
-
Reserved. Read undefined. Write should be
zero.
[25:16]
OUT_OF_RANGE
_LENGTH
0x000
0x000 - 0x3FF
Length of CMD that caused an Out-of-Range
interrupt. READ-ONLY
[15:00] -
-
-
Reserved. Read undefined. Write should be
zero.
Table 123.
MEM47_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26] -
-
-
Reserved. Read undefined. Write should be
zero.
[25:16] AHB0_WRCNT 0x000
0x000 - 0x7FF
Number of bytes for an INCR WRITE CMD on
port 0.
[15:11] -
-
-
Reserved. Read undefined. Write should be
zero.
[10:00] AHB0_RDCNT
0x000
0x000 - 0x7FF
Number of bytes for an INCR READ CMD on
port 0.
Table 124.
MEM48_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26]
-
-
-
Reserved. Read undefined. Write should be
zero.
[25:16]
AHB1_WRCNT
0x000
0x000 - 0x7FF
Number of bytes for an INCR WRITE CMD
on port 1.
[15:11]
-
-
-
Reserved. Read undefined. Write should be
zero.
[10:00]
AHB1_RDCNT
0x000
0x000 - 0x7FF
Number of bytes for an INCR READ CMD on
port 1.