RM
008
2
Pin de
scr
ip
tion
Do
c
ID 018
672 Re
v
1
78/945
4/C1
I2C_SCL
0
0
0
0
0
0
0
0
0
0
0
0
0
3/D1
UART_RX
/E4
/E4
/E4
1
1
1
1
1
1
1
1
1
1
2/E4
UART_TX
/E3
/E3
/E3
1
1
1
1
1
1
1
1
1
1
1/E3
IrDA_RX
/E2
/E2
/E2
1
1
1
1
1
1
1
1
1
1
0/F3
IrDA_TX
R/B
R/B
R/B
1
1
1
1
R/B
R/B
1
1
1
1
CK1/K17
PL_CLK1
TCLK*
TCLK*
CCLK/
TCLK*
TCLK*
CCLK/TCL
K*
TCLK*
CCLK/
TCLK*
TCLK*
TCLK*
TCLK*
CCLK/
TCLK*
TCLK*
CCLK/
TCLK*
CK2/J17
PL_CLK2
Reserved
Reserved
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
int_CLK
CK3/J16
PL_CLK3
Reserved
Reserved
\int_CLK
\int_CLK
\int_CLK
\int_CLK
\int_CLK
\int_CLK
\int_CLK
CLK
CLK
CLK
CLK
CK4/H17
PL_CLK4
Reserved
Reserved
2.048 MHz
2.048 MHz
2.048 MHz
2.048 MHz
2.048 MHz
2.048 MHz
2.048 MHz
PCLK
PCLK
PCLK
PCLK
Table 13.
PL_GPIO multiplexing scheme (continued)
PL /
pin
number
Alternate
function
(enabled by
RAS
register 1)
Configuration mode (enabled by RAS register 2)
1
2
3
4
5
6
7
8
9
10
11
12
13