RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
179/844
10.13.60 MEM58_CTL
register
10.13.61 MEM59_CTL
register
10.13.62 MEM60_CTL
register
10.13.63 MEM61_CTL
register
Table 133.
MEM58_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] -
-
-
Reserved. Read undefined. Write should be
zero.
[15:00] VERSION
0x2041
-
Controller version number. READ-ONLY
Table 134.
MEM59_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:24] -
-
-
Reserved. Read undefined. Write should be
zero.
[23:00] TINIT
0x000000
0x0 - 0xFFFFFF
DRAM TINIT parameter in cycles.
Table 135.
MEM60_CTL register bit assignments
Bit
Name
Reset value
Range
Description
[31:00]
out_rng_addr
0x0000.0000
0x0 - 0xFFFF.FFFF
Lower portion of address of
CMD that caused an Out-of-
Range interrupt.
READ-ONLY
Table 136.
MEM61_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:02]
-
-
-
Reserved. Read undefined. Write should
be zero.
[01:00]
out_rng_addr
0x0
0x0 - 0x3
Upper portion of address of CMD that
caused an Out-of-Range interrupt.
READ-ONLY