RM0082
RS_Telecom IP
Doc ID 018672 Rev 1
793/844
RESET: all ‘0’
34.6.15 TDM_frame_NBR
register
This register informs about the number of samples that must be compiled in buffering mode
before switching the banks and interrupting the processor.
RESET: all ‘0’
34.6.16 TDM_SYNC_GEN
register
SYNC_GEN register defines the parameters for the generation of first four (SYNC0 to
SYNC3) synchronization signals.
Table 716.
TDM_timeselot_NBR register (Offset 0x38)
Bits
Name
Comments
[31:11]
Reserved
[10:00]
TSN
The number of timeslots in a frame.
0 x 200 = 512 timeslots.
Table 717.
TDM_Frame_NBR register (Offset 0x3C)
Bits
Name
Comments
[31:15]
Reserved
[14:00]
FRN
Number of frames in buffer for active channels in buffering
mode. Channels are opened in accordance with the contents of
Action Memory.
Table 718.
TDM_SYNC_GEN register (Offset 0x40)
Bits
Name
Comments
[31]
Nsh
When Nsh = 1’b1, the BUF memory is entirely kept by the RAS
and can not be accessed by the AHB.
[30]
BB
Informs about the buffer bank in order to synchronize the state
machine and the processor.
When BB = 0
,the processor must read and write the second
bank (0x50034000-0x50037FFF);
When BB = 1
, the processor must read and write the first bank
(0x50030000-0x50033FFF).
[29]
SB
Informs about the switching bank in order to synchronize the
state machine and the processor.
When SB = 0
,
the processor must read in the second bank
(0x50020400-0x500207FF) and write in the first bank
(0x50020000-0x500203FF);
When SB=1
,
the processor must read in the first bank
(0x50020000-0x500203FF) and write in the second bank
(0x50020400-0x500207FF).