BS_DMA controller
RM0082
334/844
Doc ID 018672 Rev 1
19.2 Block
diagram
Figure 32.
DMAC block diagram
19.3 Signal
interfaces
The DMAC directly interfaces with the signals summarized in
. A functional
diagram of these signal interfaces is given in
.
Figure 33.
DMAC signal interface diagram
DMA
REQUEST
AND
RESPONSE
BLOCK
AHB SLAVE
INTERFACE
CHANNEL 0
CHANNEL 1
CHANNEL 7
A
R
B
I
T
E
R
A
R
B
I
T
E
R
AHB
MAST
I/F
AHB
MAST
I/F
AHB MASTER
1
AHB MASTER 2
AHB
BUS
DMACTC[15:0]
DMACCLR[15:0]
DMACSREQ[15:0]
DMACBREQ[15:0]
DMACLSREQ[15:0]
DMACLBREQ[15:0]
A
M
BA
A
H
B B
U
S
AHB master #1
AHB master #2
AHB salve
DMA response
DMA request
Interrupt request
(to interrupt controller)
DMAC