RM0082
Bus interconnection matrix
Doc ID 018672 Rev 1
103/844
9
Bus interconnection matrix
The SoC interconnection matrix scheme is given
.
Note:
1
RAS_E,F, G,G2,H,M designate the internal logic ports connecting to the RAS subsystem.
2
RAS_G1 and RAS_G2 are internal logic ports assigned to the interconnection implemented
between the two masters of the DMA controller with the IPs in the RAS subsystem.
Table 50.
SoC interconnection matrix
Table 49.
SoC interconnection matrix scheme
Ethernet
MA
C
C3
USB (Hos
t and De
v
ice
)
RAS _E
RAS L
Pr
ocess
or
DMA#1
DMA#2
RAS H
T
a
rgets
MemCtr#0
REQ
MemCtr#1
REQ
MemCtr#2
lcm5
REQ1
REQ2
MemCtr#3
lcm7
REQ1
REQ2
REQ3
REQ4
MemCtr#4
lcm8
REQ1
REQ2
Ras_I
REQ
Ras_M
REQ
Ras_G1
REQ
Ras_G2
REQ
Ras_F
lcm6
REQ1
REQ2
Sbs_LowS
peed
lcm1
REQ
1
REQ2
REQ3
Sbs_High
Speed
lcm4
REQ
1
REQ2
Sbs_Basic
lcm3
REQ
1
REQ2
Sbs_Applic
ation
lcm2
REQ
1
REQ3
REQ2
Legend
Description
A
Grey box: No connection exists between target and initiator
B
White box: A connection exists between target and initiator
C
‘Req’: A connection that is required between target and initiator