Memory map
RM0082
Doc ID 018672 Rev 1
6 Memory
map
Table 18.
Low speed subsystem
Table 16.
Main memory map
Start address
End address
Notes
0x0000.0000
0x3FFF.FFFF
DDR2 or Low Power DDR
0x4000.0000
0xBFFF.FFFF
Table 22: Reconfigurable array subsystem
0xC000.0000
0xCFFF.FFFF
Reserved
0xD000.0000
0xD7FF.FFFF
0xD800.0000
0xDFFF.FFFF
Table 21: Application subsystem
0xE000.0000
0xE7FF.FFFF
Table 20: High speed subsystem
0xE800.0000
0xEFFF.FFFF
Reserved
0xF000.0000
0xF7FF.FFFF
Table 17: Multi layer CPU subsystem
0xF800.0000
0xFFFF.FFFF
Table 17.
Multi layer CPU subsystem
Start address
End address
Peripheral
Notes
Bus
0xF000.0000
0xF00F.FFFF
Timer
APB
0xF010.0000
0xF10F.FFFF
-
Reserved
-
0xF110.0000
0xF11F.FFFF
VIC
AHB
0xF120.0000
0xF7FF.FFFF
-
Reserved
-
Start address
End address
Peripheral
Notes
Bus
0xD000.0000
0xD007.FFFF
UART
APB
0xD008.0000
0xD00F.FFFF
ADC
APB
0xD010.0000
0xD017.FFFF
SSP
APB
0xD018.0000
0xD01F.FFFF
I2C
APB
0xD020.0000
0xD07F.FFFF
-
Reserved
-
0xD080.0000
0xD0FF.FFFF
JPEG codec
AHB
0xD100.0000
0xD17F.FFFF
IrDA
AHB
0xD180.0000
0xD1FF.FFFF
-
Reserved
-
0xD280.0000
0xD7FF.FFFF
SRAM
Static ram shared memory
(56 Kbyte)
AHB