RS_Telecom IP
RM0082
786/844
Doc ID 018672 Rev 1
[21:19]
Isrc
Others
reserved
selection of the input source for the 7 bits divider
3’b000
0
3’b001
CLKSM (pin TDM_CLK)
3’b010
ClkR_oscl
3’b011
ClkR_Synt(3)
3’b100
PL_Clk4
others
reserved
[18:03]
Div
this value will be compared to the divider counter value. When if it
matches, the generated signal will toggle. The output of the divider
stage is then the input frequency divided by {2 * (D[15-0] + 1)}
[02]
Bypass
when bypass = ‘1’
,
the osrc output is used as internal clock for the
TDM logic (Int_CLK).
when bypass = ‘0’,
the divider output is used for the TDM logic.
[01]
Inv
when inv = ‘0’,
the CLKSM pin signal is not internally inverted
(normally used in slave mode)
when inv= ‘1’,
the CLKSM signal is inverted to generate the internal
clock Int_CLK in slave mode.
[00]
M/S
when M/S = 0, the device is in slave mode. The CLK pin is an input.
Table 704.
TDM_conf register (Offset 0x04) (continued)
Bits
Name
Comments