RM0082
RS_Telecom IP
Doc ID 018672 Rev 1
791/844
34.6.10 GPIOt
register
In this register the processor can read the value of the IT pins latched by the int_CLK clock.
[12]
P6
1 - Interrupt when 8 bits are stable for pers_time after last
change on P6
0 - No interrupt on stability of change
[11]
Ch5
1 - Interrupt on change on pin 5
0 - No interrupt on change on pin 5
[10]
P5
1 - Interrupt when 8 bits are stable for pers_time after last
change on P5
0 - No interrupt on stability of change
[09]
Ch4
1 - Interrupt on change on pin 4
0 - No interrupt on change on pin 4
[08]
P4
1 - Interrupt when 8 bits are stable for pers_time after last
change on P4
0 - No interrupt on stability of change
[07]
Ch3
1 - Interrupt on change on pin 3
0 - No interrupt on change on pin 3
[06]
P3
1 - Interrupt when 8 bits are stable for pers_time after last
change on P3
0 - No interrupt on stability of change
[05]
Ch2
1 - Interrupt on change on pin 2
0 - No interrupt on change on pin 2
[04]
P2
1 - Interrupt when 8 bits are stable for pers_time after last
change on P2
0 - No interrupt on stability of change
[03]
Ch1
1 - Interrupt on change on pin 1
0 - No interrupt on change on pin 1
[02]
P1
1 - Interrupt when 8 bits are stable for pers_time after last
change on P1
0 - No interrupt on stability of change
[01]
Ch0
1 - Interrupt on change on pin 0
0 - No interrupt on change on pin 0
[00]
P0
1 - Interrupt when 8 bits are stable for pers_time after last
change on P0
0 - No interrupt on stability of change
Table 711.
IT_GEN register (Offset 0x24) (continued)
Bits
Name
Comments