RS_Color liquid crystal display controller (CLCD)
RM0082
764/844
Doc ID 018672 Rev 1
33.8
CLCD clock scheme
The CLCDCLK for the CLCD IP can be input from 2 sources. LCD Timing Register2 selects
between HCLK and 48MHz clock.
Figure 81.
CLCD clock muxing scheme
48 MHz
Register Block
DMA FIFO
LCD Control
LCD Panel
Palete RAM
CLCDCLK
HCLK
CLCDCLKSEL
System Frame
Buffer Memory
AHB Master only
Interface bus for DMA
AHB Slave only Interface bus for
Controller programming
CLCD Controller