RM0082
HS_Media independent interface (MII)
Doc ID 018672 Rev 1
525/844
●
GPI
This bit reflects the
pmt_intr_o
signal output of the MAC Core, in the frame of PMT
(Power Management) module.
Note:
The corresponding registers in MAC Core must be read to get the exact cause of this
interrupt and clear the source.
●
GMI
This bit reflects an interrupt event in the MMC (MAC Management Counters) module of
the MAC Core.
Note:
The corresponding registers in MAC Core must be read to get the exact cause of this
interrupt and clear the source.
●
EB
This 3 bit field indicates the type of error that caused a Bus Error response on the AHB
interface, according to encoding below:
Table 430.
Status register bit assignments
Bit
Name
Reset Value
Type
Description
[31:29]
Reserved
-
RO
Read:undefined
[28]
1’h0
RO
MAC PMT Interrupt
[27]
1’h0
RO
MAC MMC Interrupt
[26]
Reserved
-
RO
Read:undefined
[25:23]
3’h0
RO
Error bits
[22:20]
3’h0
RO
Transmit Process State.
[19:17]
3’h0
RO
Receive Process State.
[16]
1‘h0
RW
Normal Interrupt Summary.
[15]
1‘h0
RW
Abnormal Interrupt Summary
[14]
1‘h0
RW
Early Receive Interrupt.
[13]
1’h0
RW
Fatal Bus Error Interrupt.
[12:11]
Reserved
-
RO
Read: undefined
[10]
1’h0
RW
Early Transmit Interrupt.
[09]
1’h0
RW
Receive Watchdog Timeout
[08]
1’h0
RW
Receive Process Stopped
[07]
1’h0
RW
Receive Buffer Unavailable
[06]
1’h0
RW
Receive Interrupt.
[05]
1’h0
RW
Transmit Underflow
[04]
1’h0
RW
Receive Overflow
[03]
1’h0
RW
Transmit Jabber Timeout
[02]
1’h0
RW
Transmit Buffer Unavailable
[01]
1’h0
RW
Transmit Process Stopped
[00]
1’h0
RW
Transmit Interrupt.