Miscellaneous registers (Misc)
RM0082
234/844
Doc ID 018672 Rev 1
The register bit assignments is given in the next table.
12.4.16 Soft
reset
control
12.4.17 PERIP1_SOF_RST
register
The PERIP1_SOF_RST is an R/W register used to control the peripheral soft reset
functionality. The register bit assignments is given in the next table.
RAS1
*
Clock provided from Pll1_clkout
RAS2
*
Clock provided from Pll1_clkout
RAS3
*
*
Source clock selected from
‘ras_synt34_clksel’ register field
RAS4
*
*
Source clock selected from
‘ras_synt34_clksel’ register field
Table 171.
Auxiliary clock synthesizer register bit assignments
Reserved
IRDA_CLK_SYNT_CFG
UART0_CLK_SYNT_CFG
MAC_CLK_SYNT_CFG
RAS_CLK_SYNT1_CFG
RAS_CLK_SYNT2_CFG
RAS_CLK_SYNT3_CFG
RAS_CLK_SYNT4_CFG
0x054 to 0x05C
0x060
0x064
0x068
0x06C
0x070
0x074
0x078
Bit
Name
Reset
Value
Description
[31]
synt_clk_enb
1’h0
Enable clock synthesizer functionality (.)
1’b0: Disable clock synthesizer.
1’b1: Enable clock synthesizer.
[30]
synt_clkout_sel
1’h0
Output Clock Synthesizer selection:
1’b0: Output frequency derived from F
out
1 equation.
1’b1: Output frequency derived from F
out
2 equation.
[29:28]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros).
[27:16]
synt_xdiv
12’h0
X_(11:0) clock synthesizer constant division: X<Y/2
[15:12]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros).
[11:00]
synt_ydiv
12’h0
Y_(11:0) clock synthesizer constant division: Y < 4096
Table 170.
Clock Synthesizer input frequency (continued)
Clock synthesizer input frequency
Clock synthesizer
Src. Clk1 PLL1 Src. Clk2 PLL2 Description