RM0082
Miscellaneous registers (Misc)
Doc ID 018672 Rev 1
227/844
Table 165.
PRPH_CLK_CFG register bit assignments
PRPH_CLK_CFG Register
0x028
Bit
Name
Reset
Value
Description
[31:18]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros)
[17]
gptmr3_freez
1’h0
General purpose timer-3 clock enable
1’b0: enable clock
1;’b1: disable clock
[16]
gptmr2_freez
1’h0
General purpose timer-2 clock enable
1’b0: enable clock
1;’b1: disable clock
[15:14]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros).
[13]
gptmr1_freez
1’h0
General purpose time-1 clock enable
1’b0: enable clock
1;’b1: disable clock
[12]
gptrmr3_clksel
1’h0
GPT3 General purpose timer 3 source clock selection
1’b0: 48 MHz (default clock)
1’b1: Clock prescaler (PRSC3_CLK_CFG)n
[11]
gptmr2_clksel
1’h0
GPT2 General purpose timer 2 source clock selection
1’b0: 48 MHz (default clock)
1’b1: Clock prescaler (PRSC2_CLK_CFG)
[10:09]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros).
[08]
gptmr1_clksel
1’h0
GPT1 General purpose timer 1 source clock selection
1’b0: 48 MHz (default clock)
1’b1: Clock prescaler (PRSC1_CLK_CFG).
[07]
rtc_disable
1’h1
Real Time Clock enable.
1’b0: RTC clock enable (to be enabled to set 32 kHz as
the input clock source in DOZE mode).
1’b1: Disable RTC clock (disable 32 kHz as the input
clock source in DOZE mode)
[06:05]
irda_clksel
2’h0
IrDA source clock selection
2’b00: 48 MHz (default clock)
2’b01: IrDA clock synthesizer
2’b10: External PL_CLK (3) signal.
2’b11: Reserved.
[04]
uart_clksel
1’h0
UART0 source clock selection
1’b0: 48 MHz (default clock)
1’b1:UART0
Clock Synthesizer