RM0082
BS_DMA controller
Doc ID 018672 Rev 1
339/844
DMACEnbldChns
0x01C
RO
32’h0
Enabled channel.
DMACSoftBReq
0x020
RW
32’h0
Software burst request.
DMACSoftSReq
0x024
RW
32’h0
Software single request.
DMACSoftLBReq
0x028
RW
32’h0
Software last burst request.
DMACSoftLSReq
0x02C
RW
32’h0
Software last single request.
DMACConfiguration
0x030
RW
32’h0
DMAC configuration
DMACSync
0x034
RW
32’h0
Synchronization.
Table 279.
DMAC channel registers summary
Name
Offset
Type
Reset
Value
Description
DMACC
n
SrcAddr
0x100 + (
n
· 0x020)
RW
32’h0
Channel source address.
DMACC
n
DestAddr
0x104 + (
n
· 0x020)
RW
32’h0
Channel destination address.
DMACC
n
LLI
0x108 + (
n
· 0x020)
RW
32’h0
Channel linked list item.
DMACC
n
Control
0x10C + (
n
· 0x020)
RW
32’h0
Channel control.
DMACC
n
Configuration
0x110 + (
n
· 0x020)
RW
32’h0
Channel configuration.
Table 280.
DMAC peripheral registers summary
Name
Offset
Type
Description
DMACPeriphID0
0xFE0
RO
See
DMACPeriphID1
0xFE4
RO
See
DMACPeriphID2
0xFE8
RO
See
DMACPeriphID3
0xFEC
RO
See
Table 281.
DMAC cell identification registers summary
Name
Offset
Type
Description
DMACPCellID0
0xFF0
RO
See
DMACPCellID1
0xFF4
RO
See
DMACPCellID2
0xFF8
RO
See
DMACPCellID3
0xFFC
RO
See
Table 278.
DMAC global registers summary (continued)
Name
Offset
Type
Reset
Value
Description