RM0082
BS_General purpose timers
Doc ID 018672 Rev 1
319/844
Figure 28.
GPT block diagram
Basic
0xFC80_0000
TMR_CL
K1
E9
Output signal which toggles
TIMER generates an interrupt.
(OUTPUT generated for both
TIMER/CAPTURE MODE)
See PL_GPIO
Sharing
Schemes to
verify the
availability
TMR_CL
K2
A10
TMR_CP
TR1
C10
These Input pins are used to
receive the signals for which
the measurement of timing is
done. (Used only in CAPTURE
MODE)
TMR_CP
TR2
B11
0xFCB0_0000
TMR_CL
K3
B10
Output signal which toggles
TIMER generates an interrupt.
(OUTPUT generated for both
TIMER/CAPTURE MODE)
TMR_CL
K4
A11
TMR_CP
TR3
C11
These Input pins are used to
receive the signals for which
the measurement of timing is
done. (Used only in CAPTURE
MODE)
TMR_CP
TR4
A12
Table 253.
External pin connection (continued)
Subsystem
Basic address Signals
Ball
Usage
Note
CLK
RESETn
PADDr[8:2]
PSEL
PENABLE
PWRITE
TIMER_CLK
GPT
MT_INT1
TMR_CLK1
MT_INT2
TMR_CLK2
PRDATA[15:0]
PWDATA[15:0]
TMR_CPTR1
TMR_CPTR2