Section 13 A/D Converter (ADC)
Rev. 3.00 Sep. 27, 2007 Page 485 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
Value
R/W Description
11 to 8
TRG01S[3:0] 0000
R/W
A/D Trigger 0 Group 1 Select 3 to 0
Select an external trigger or MTU2 trigger to start A/D
conversion for group 1 when A/D module 0 is in 2-
channel scan mode.
0000: External trigger pin (
ADTRG
) input
0001: TRGA input capture/compare match for each
MTU2 channel or TCNT_4 underflow (trough) in
complementary PWM mode (TRGAN)
0010: MTU2 channel 0 compare match (TRG0N)
0011: MTU2 A/D conversion start request delaying
(TRG4AN)
0100: MTU2 A/D conversion start request delaying
(TRG4BN)
0101: Setting prohibited
0110: Setting prohibited
0111: Setting prohibited
1xxx: Setting prohibited
When switching the selector, first clear the ADST bit in
the A/D control register (ADCR) to 0.
Specify different trigger sources for the group 0 and
group 1 conversion requests so that a group 0
conversion request is not generated simultaneously
with a group 1 conversion request in 2-channel scan
mode.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......