Section 17 Flash Memory
Rev. 3.00 Sep. 27, 2007 Page 606 of 758
REJ09B0243-0300
(1) SCI Interface Setting by Host
When boot mode is initiated, this LSI measures the low period of asynchronous SCI-
communication data (H'00), which is transmitted consecutively by the host. The SCI
transmit/receive format is set to 8-bit data, 1 stop bit, and no parity. This LSI calculates the bit
rate of transmission by the host by means of the measured low period and transmits the bit
adjustment end sign (1 byte of H'00) to the host. The host must confirm that this bit adjustment
end sign (H'00) has been received normally and transmits 1 byte of H'55 to this LSI. When
reception is not executed normally, boot mode is initiated again (reset) and the operation
described above must be executed. The bit rate between the host and this LSI is not matched
because of the bit rate of transmission by the host and system clock frequency of this LSI. To
operate the SCI normally, the transfer bit rate of the host must be set to 9,600 bps or 19,200
bps.
The system clock frequency, which can automatically adjust the transfer bit rate of the host and
the bit rate of this LSI is shown in table 17.7. Boot mode must be initiated in the range of this
system clock. Note that the internal clock division ratio of
×
1/3 is not supported in boot mode.
D0
D1
D2
D3
D4
D5
D6
D7
Start
bit
Stop bit
Measure low period (9 bits) (data is H'00)
High period of
at least 1 bit
Figure 17.7 Automatic Adjustment Operation of SCI Bit Rate
Table 17.7 Peripheral Clock (P
φ
) Frequency that Can Automatically Adjust Bit Rate of
This LSI
Host Bit Rate
Peripheral Clock (P
φ
) Frequency Which Can Automatically Adjust LSI's
Bit Rate
9,600 bps
20 to 25 MHz
19,200 bps
20 to 25 MHz
Note: The internal clock division ratio of
×
1/3 is not supported in boot mode.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......