Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 529 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
Value
R/W Description
10
9
8
PA6MD2
PA6MD1
PA6MD0
0
0
0
R/W
R/W
R/W
PA6 Mode
Select the function of the PA6/TCLKA pin.
000: PA6 I/O (port)
001: TCLKA input (MTU2)
Other than above: Setting prohibited
7 to 3
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
2
1
0
PA4MD2
PA4MD1
PA4MD0
0
0
0
R/W
R/W
R/W
PA4 Mode
Select the function of the PA4/IRQ2/TXD1/TMS pin.
When the E10A is in use (
ASEMD0
= low), function is
fixed to TMS input.
000: PA4 I/O (port)
001: TXD1 output (SCI)
111: IRQ2 input (INTC)
Other than above: Setting prohibited
•
Port A Control Register L1 (PACRL1)
Bit:
Initial value:
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R/W
R/W
R/W
R
R
R
R
R
R/W
R/W
R/W
R
R/W
R/W
R/W
-
PA3
MD2
PA3
MD1
PA3
MD0
-
-
-
-
-
PA1
MD2
PA1
MD1
PA1
MD0
-
PA0
MD2
PA0
MD1
PA0
MD0
Bit Bit
Name
Initial
Value
R/W Description
15
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......