Appendix
Rev. 3.00 Sep. 27, 2007 Page 728 of 758
REJ09B0243-0300
Pin Function
Pin State
Reset State
Power-Down State
Type Pin
Name Power-On Manual
Software
Standby
Sleep
Oscillation
Stop Detected
POE Function
Used
SCI
SCK0 to SCK2
Z
I/O
Z
I/O
I/O
I/O
RXD0 to RXD2
Z
I
Z
I
I
I
TXD0 to TXD2
Z
O
O
*
1
O O
O
AN0 to AN7
Z
I
Z
I
I
I
A/D Converter
ADTRG
Z I Z I I
I
I/O Ports
PA0 to PA15
Z
I/O
K
*
1
I/O I/O
I/O
PB1 to PB3,
PB5, PB16
Z I/O
K
*
1
I/O I/O
I/O
PE0 to PE3
Z
I/O
K
*
1
I/O I/O
Z
PE4 to PE8, PE10
Z
I/O
K
*
1
I/O I/O
I/O
PE9, PE11 to PE15
Z
I/O
Z
I/O
Z
Z
PF0 to PF7
Z
I
Z
I
I
I
[Legend]
I:
Input
O:
Output
H:
High-level output
L:
Low-level output
Z:
High-impedance
K:
Input pins become high-impedance, and output pins retain their state.
Notes: 1. Output pins become high-impedance when the HIZ bit in standby control register 6
(STBCR6) is set to 1.
2. Becomes input during a power-on reset. Pull-up to prevent erroneous operation. Pull-
down with a resistance of at least 1 M
Ω
as required.
3. Pulled-up inside the LSI when there is no input.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......