Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 522 of 758
REJ09B0243-0300
•
Port A Control Register L3 (PACRL3)
Bit:
Initial value:
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
-
PA11
MD2
PA11
MD1
PA11
MD0
-
PA10
MD2
PA10
MD1
PA10
MD0
-
PA9
MD2
PA9
MD1
PA9
MD0
-
PA8
MD2
PA8
MD1
PA8
MD0
Bit Bit
Name
Initial
Value
R/W Description
15
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
14
13
12
PA11MD2
PA11MD1
PA11MD0
0
0
0
R/W
R/W
R/W
PA11 Mode
Select the function of the PA11/TXD0/
ADTRG
pin.
000: PA11 I/O (port)
010:
ADTRG
input (A/D)
110: TXD0 output (SCI)
Other than above: Setting prohibited
11
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
10
9
8
PA10MD2
PA10MD1
PA10MD0
0
0
0
R/W
R/W
R/W
PA10 Mode
Select the function of the PA10/RXD0 pin.
000: PA10 I/O (port)
110: RXD0 input (SCI)
Other than above: Setting prohibited
7
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......