Section 6 Interrupt Controller (INTC)
Rev. 3.00 Sep. 27, 2007 Page 106 of 758
REJ09B0243-0300
Interrupt
Source
Name
Vector
No.
Vector Table
Starting Address IPR
Default
Priority
MTU2_4 TGIA_4
120
H'000001E0
IPRF15
to
IPRF12
High
TGIB_4
121
H'000001E4
TGIC_4
122
H'000001E8
TGID_4
123
H'000001EC
TCIV_4
124
H'000001F0
IPRF11
to
IPRF8
MTU2_5
TGIU_5
128
H'00000200
IPRF7 to IPRF4
TGIV_5
129
H'00000204
TGIW_5
130
H'00000208
POE (MTU2)
OEI1
132
H'00000210
IPRF3 to IPRF0
OEI3
133
H'00000214
CMT_0
CMI_0
184
H'000002E0
IPRJ15 to IPRJ12
CMT_1
CMI_1
188
H'000002F0
IPRJ11 to IPRJ8
WDT
ITI
196
H'00000310
IPRJ3 to IPRJ0
ADI_0
200
H'00000320
IPRK15 to IPRK12
A/D_0 and
A/D_1
ADI_1 201
H'00000324
SCI_0
ERI_0
216
H'00000360
IPRL15 to IPRL12
RXI_0
217
H'00000364
TXI_0
218
H'00000368
TEI_0
219
H'0000036C
SCI_1
ERI_1
220
H'00000370
IPRL11 to IPRL8
RXI_1
221
H'00000374
TXI_1
222
H'00000378
TEI_1
223
H'0000037C
SCI_2
ERI_2
224
H'00000380
IPRL7 to IPRL4
RXI_2
225
H'00000384
TXI_2
226
H'00000388
TEI_2
227
H'0000038C
Low
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......