Rev. 3.00 Sep. 27, 2007 Page 747 of 758
REJ09B0243-0300
Item
Page Revision (See Manual for Details)
Figure 13.4 Example of 2-Channel
Scanning
493 Added
TADCORA_4
TGRA_3
TADCORB_4
H'0000
TCNT_4
A/D conversion start request
CONADF bit in ADCSR = 1
CONADF bit in ADCSR = 0
A/D conversion end (ADF)
AN0
conversion
AN1
conversion
AN2
conversion
AN3
conversion
13.6 Definitions of A/D Conversion
Accuracy
495 Amended
(see figure 13.413.5)
(see figure 13.513.6)
Figure 13.5 Definitions of A/D
Conversion Accuracy
496
Figure 13.413.5)
Figure 13.6 Definitions of A/D
Conversion Accuracy
497
Figure 13.513.6
13.7.2 Permissible Signal Source
Impedance
498
(see figure 13.613.7)
13.7.4 Range of Analog Power
Supply and Other Pin Settings
499
AVss
≤
VAN
≤
AVccAVref
13.7.6 Notes on Noise
Countermeasures
500
A protection circuit should be connected in order to
prevent damage due to abnormal voltage, such as an
excessive surge at the analog input pins (AN0 to AN7),
between AVcc and AVss, as shown in figure 13.713.8.
Figure 13.8 Example of Analog
Input Protection Circuit
500
Figure 13.713.8
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......