Section 12 Serial Communication Interface (SCI)
Rev. 3.00 Sep. 27, 2007 Page 441 of 758
REJ09B0243-0300
Table 12.12 Maximum Bit Rates with External Clock Input (Clock Synchronous Mode)
P
φ
(MHz)
External Input Clock (MHz)
Maximum Bit Rate (bits/s)
10 1.6667
1666666.7
12 2.0000
2000000.0
14 2.3333
2333333.3
16 2.6667
2666666.7
18 3.0000
3000000.0
20 3.3333
3333333.3
22 3.6667
3666666.7
24 4.0000
4000000.0
26 4.3333
4333333.3
28 4.6667
4666666.7
30 5.0000
5000000.0
32 5.3333
5333333.3
34 5.6667
5666666.7
36 6.0000
6000000.0
38 6.3333
6333333.3
40 6.6667
6666666.7
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......