Section 9 Multi-Function Timer Pulse Unit 2 (MTU2)
Rev. 3.00 Sep. 27, 2007 Page 331 of 758
REJ09B0243-0300
Status Flag Clearing Timing:
After a status flag is read as 1 by the CPU, it is cleared by writing
0 to it. Figures 9.105 and 9.106 show the timing for status flag clearing by the CPU.
Status flag
Write signal
Address
TSR address
Interrupt
request signal
TSR write cycle
T1
T2
MP
φ
, P
φ
Figure 9.105 Timing for Status Flag Clearing by CPU (Channels 0 to 4)
Status flag
Write signal
Address
TSR address
Interrupt
request signal
TSR write cycle
T1
T2
MP
φ
, P
φ
Figure 9.106 Timing for Status Flag Clearing by CPU (Channel 5)
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......