Section 1 Overview
Rev. 3.00 Sep. 27, 2007 Page 6 of 758
REJ09B0243-0300
1.2 Block
Diagram
The block diagram of this LSI is shown in figure 1.1.
[Legend]
ROM: On-chip ROM
RAM: On-chip RAM
UBC: User break controller
H-UDI: User debugging interface
INTC: Interrupt controller
CPG: Clock pulse generator
WDT: Watchdog timer
CPU: Central processing unit
PFC: Pin function controller
MTU2: Multi-function timer pulse unit 2
POE: Port output enable
SCI: Serial communication interface
CMT: Compare match timer
ADC: A/D converter
I/O
port
(PFC)
Power-
down
mode
control
Peripheral bus (P
φ
)
I bus (B
φ
)
L bus (I
φ
)
Peripheral bus
controller
SH2
CPU
UBC
INTC
WDT
CPG
H-UDI
MTU2
POE
SCI
CMT
ADC
Internal bus
controller
RAM
ROM
Figure 1.1 Block Diagram
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......