Section 12 Serial Communication Interface (SCI)
Rev. 3.00 Sep. 27, 2007 Page 432 of 758
REJ09B0243-0300
Table 12.3 SCSMR Settings
SCSMR
Settings
n Clock
Source
CKS1
CKS0
0 P
φ
0 0
1 P
φ
/4 0
1
2 P
φ
/16 1
0
3 P
φ
/64 1
1
Note: The bit rate error in asynchronous is given by the following formula:
Error (%) =
- 1
×
100
(N + 1)
×
B
×
64
×
2
2n-1
P
φ
×
10
6
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......