Section 11 Watchdog Timer (WDT)
WDTS300B_000020030200
Rev. 3.00 Sep. 27, 2007 Page 401 of 758
REJ09B0243-0300
Section 11 Watchdog Timer (WDT)
This LSI includes the watchdog timer (WDT).
This LSI can be reset by the overflow of the counter when the value of the counter has not been
updated because of a system runaway.
The watchdog timer (WDT) is a single-channel timer that uses a peripheral clock as an input and
counts the clock settling time when clearing software standby mode. It can also be used as an
interval timer.
11.1 Features
•
Can be used to ensure the clock settling time: Use the WDT to revoke software standby mode.
•
Can switch between watchdog timer mode and interval timer mode.
•
Generates internal resets in watchdog timer mode: Internal resets occur after counter overflow.
•
An interrupt is generated in interval timer mode
An interval timer interrupt is generated when the counter overflows.
•
Choice of eight counter input clocks
Eight clocks (
×
1 to
×
1/4096) that are obtained by dividing the peripheral clock can be chosen.
•
Choice of two resets
Power-on reset and manual reset are available.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......