Section 1 Overview
Rev. 3.00 Sep. 27, 2007 Page 3 of 758
REJ09B0243-0300
Items Specification
Interrupt controller
(INTC)
•
External interrupt pins
SH7125: Five pins (NMI and IRQ3 to IRQ0)
SH7124: Four pins (NMI and IRQ3 to IRQ1)
•
On-chip peripheral interrupts: Priority level set for each module
•
Vector addresses: A vector address for each interrupt source
User debugging
interface (H-UDI)
•
E10A emulator support
Clock pulse
generator (CPG)
•
Clock mode: Input clock can be selected from external input or crystal
resonator
•
Four types of clocks generated:
CPU clock: Maximum 50 MHz
Bus clock: Maximum 40 MHz
Peripheral clock: Maximum 40 MHz
MTU2 clock: Maximum 40 MHz
Watchdog timer
(WDT)
•
On-chip one-channel watchdog timer
•
Interrupt generation is supported.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......